# Microprocessor and Computer Architecture Laboratory UE19CS256

### 4th Semester, Academic Year 2020-21

Date:

| Name: Aditya NG | SRN:<br>PES1UG19CS032 | Section |
|-----------------|-----------------------|---------|
|                 |                       | А       |
| Week#1Pr        | ogram Number:1        | _       |
| Titl            | e of the Program      |         |

Write an ALP using ARM instruction set to add and subtract two 32 bit numbers .Both numbers are in registers.

ARM Assembly Code MOV R0, #10 MOV R1, #05 ADD R2, R0, R1 SUB R3, R0, R1 SWI 0X011

Final Output Case 1

```
ARMSim# - The ARM Simulator Dept. of Computer Science
  File View Cache Debug Watch Help
  RegistersView
General Purpose Floating Point
                                        4 × CodeView
                                                     Week1_P1.o
                                                                                                          . TEXT
            Signed Decimal
: 0000000a
: 00000014
                                                                                                          /*ADDITION PROGRAM #1*/
MOV R0, #10
MOV R1, #20
Synd Decom

R0 :0000000a

R1 :00000014

R2 :00000014

R3 :00000000

R4 :00000000

R5 :00000000

R6 :00000000

R7 :00000000

R9 :00000000

R1 (1p) :00001000

R1 (1p) :00011000
                                                          00001000:E3A0000A
                                                          00001004:E3A01014
                                                                                                         ADD R2, R1, R2

/*ADDITION PROGRAM #2*/

MOV R0, #23
                                                          00001008:E0812002
                                                         0000100C:E3A00017
                                                         00001010:E3A01032
00001014:E0812002
                                                                                                          MOV R1, #50
ADD R2, R1, R2
                                                                                                                            /*SUBTRACTION PROGRAM #1*/
                                                                                                         /*SUBTRACTION PROGRAM #1*/
MOV RO, #10
MOV RI, #20
SUB R2, R1, R0
SUB R3, R0, R1
/*SUBTRACTION PROGRAM #2*/
MOV RO, #13
MOV R1, #34
SUB R2, R1, R2
                                                         00001018:E3A0000A
0000101C:E3A01014
                                                          00001020:E0412000
                                                          00001024:E0403001
                                                          00001028:E3A0000D
                                                          0000102C:E3A01022
00001030:E0412002
                                                                                                          .END...
```

#### Case 2







# Microprocessor and Computer Architecture Laboratory UE19CS256

### 4th Semester, Academic Year 2020-21

Date:

| Name:  | SRN:             |           | Section |
|--------|------------------|-----------|---------|
|        |                  |           |         |
| Week#1 | Progra           | m Number: | _2      |
|        | Title of the Pro | gram      |         |

Write an ALP to demonstrate logical operations. All operands are in registers.

ARM Assembly Code MOV RO, #5 MOV R1, #6 AND R2, R0, R1 ORR R3, R0, R1 EOR R4, R0, R1 MVN R5, R0

Final Output



# Microprocessor and Computer Architecture Laboratory UE19CS256

### 4th Semester, Academic Year 2020-21

|                     | Date:                |                |  |
|---------------------|----------------------|----------------|--|
| Name:               | SRN:                 | Section        |  |
|                     |                      |                |  |
| Week# 1             | Drogram Numbo        | ur. O          |  |
| Week#1              | Program Numbe        | 15             |  |
| Т                   | itle of the Program  |                |  |
| Write an ALP to add | 5 numbers where valu | es are present |  |
|                     | in registers.        |                |  |
| ARM Assembly Code   |                      |                |  |
| MOV R0, #5          |                      |                |  |
| MOV R1, #6          |                      |                |  |
| MOV R2, #7          |                      |                |  |
| MOV R3, #6          |                      |                |  |
| MOV R4, #15         |                      |                |  |
|                     |                      |                |  |
| ADD R5, R0, R1      |                      |                |  |
| ADD R5, R2, R5      |                      |                |  |
| ADD R5, R3, R5      |                      |                |  |
| ADD R5, R4, R5      |                      |                |  |

MOV R0, #43 MOV R1, #3 MOV R2, #9 MOV R3, #6 MOV R4, #1

ADD R5, R0, R1 ADD R5, R2, R5 ADD R5, R3, R5 ADD R5, R4, R5

# Final Output Case 1





# Microprocessor and Computer Architecture Laboratory UE19CS256

### 4th Semester, Academic Year 2020-21

Date:

|       |   | Date. |                             |         |
|-------|---|-------|-----------------------------|---------|
| Name: |   |       | SRN:                        | Section |
| Week# | 1 |       | rogram Numbei<br>ie Program | r:4     |

Write an ALP using ARM instruction set to check if a number stored in a register is even or odd. If even, store 00 in R0, else store FF in R0

ARM Assembly Code MOV R1, #6 ANDS R2, R1, #1 CMP R2, #0 BEQ L1 MOV R0, #00 B L2

L1: MOV R2, #0XFF

L2: SWI 0X011

## Final Output Case 1





#### **Disclaimer:**

- The programs and output submitted is duly written, verified and executed by me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

Signature: NG

Name: Aditya NG

SRN: PES1UG19CS032

Section: L

Date: 27-1-2020